Is This The Year Of The Chiplet?

Customizing chips by choosing pre-characterized — and most likely hardened IP — from a menu of options appears to be gaining ground. It’s rare to go to a conference these days without hearing chiplets being mentioned. At a time when end markets are splintering and more designs are unique, chiplets are viewed as a way to rapidly build a device using exactly what is required for a particular application. They can be chosen on the basis of cost, performance, power, or just about any other metric, providing there are one or more standardized interconnect schemes in place. And they can be used to supplement a vendor’s own IP or design, so there is little worry about the lack of differentiation. Chiplets also go a long way toward solving one of the biggest problems in advanced packaging, namely there are just too many of them. The OSATs, IDMs and foundries each have their unique approaches, and some have several. That has cluttered the field and created confusion about which one is best for which application. Chiplets are a way to simplify all of this, and to extend the semiconductor roadmap for increased performance and lower power without putting everything on a planar die. It’s faster to build a device with chiplets, potentially much cheaper, and performance is expected to be greater than, or equal to, current approaches because there is no limit as to how many different processing elements or memories can be slapped together. The real key is how to put those chiplets together. There already are a number of schemes for this, and there likely will be more. Intel, for example, offers multiple options, from the network-on-chip it acquired when it bought NetSpeed Systems, to its Embedded Multi-die Interconnect Bridge (EMIB). Samsung has been developing a similar technology in the redistribution layer. OSATs and pure-play foundries, meanwhile, have been focusing on 2.5D and fan-out implementations, as well as some 3D-IC prototypes. TSMC even has a plan to build chiplets into the die at the front end of the line, using a hybrid bonding approach to ratchet up performance. TSMC’s SOIC is a totally different way of thinking about the problem of scaling, because from the outside it will still look and behave like a single SoC. What’s clear from all of this activity is that the whole industry is taking packaging very seriously these days, and the best way to improve yield in packaging is to have standardized parts and processes. Advanced packaging has been well proven in the market over the past dozen years. And ever since the benefits of scaling began plummeting at 10nm, chipmakers really began changing course and supplementing feature shrinks with multi-die packages. At 5nm, this will be routine. IEEE has been developing a new roadmap involving heterogeneous integration, and a key piece of that will involve chiplets. It is the only conceivable way to continue achieving the benefits of scaling for a reasonable amount of money and within an acceptable market window. Not everything needs to be developed at the latest process node, and not everything developed at the latest node will be ready at the same time. If all goes as planned, the effect of all of this will be to democratize advanced packaging, opening up opportunities for smaller companies to compete based upon chiplets rather than full chips. And in a world where many of the hot new markets are still evolving, chiplets could allow companies to update a device to take advantage of a new spec or algorithm by changing out a single hardened part, rather than redesigning the entire device. This may start out as a single foundry or packaging house’s list of acceptable IP, yet it won’t be long before designs can be customized for different applications, different regions, and different price points. But as this approach evolves, it also will change some of the fundamentals of the semiconductor industry. In the past, getting to market first with the fastest or lowest-power solution was the primary objective, often regardless of the cost. In the future, races will become much tighter, and key pieces of IP in the form of chiplets may come from anywhere. The beginning of mass customization is on the horizon, and the implications of that are massive. Ed Sperling (all posts) Ed Sperling is the editor in chief of Semiconductor Engineering. 2 comments Technical Papers Plasticine: A Reconfigurable Architecture For Parallel Patterns (Stanford) January 16, 2020 by Technical Paper LinkCheckmate: Breaking The Memory Wall With Optimal Tensor Rematerialization December 5, 2019 by Technical Paper LinkDesign Comparison of SiC MOSFETs for Linear-Mode Operation October 2, 2019 by Technical Paper LinkEnabling Practical Processing in and near Memory for Data-Intensive Computing June 23, 2019 by Technical Paper LinkCopy-Row DRAM (CROW) : Substrate for Improving DRAM June 22, 2019 by Technical Paper Link Trending Articles 5/3nm Wars Begin New transistors structures are on the horizon with new tools and processes, but there are lots of problems, too. Can Germany’s Auto Industry Keep Pace? New technology is challenging decades of engineering leadership. CEO Outlook: 2020 Vision 5G, China and AI are prominent, but big changes are coming everywhere. Analog: Avoid Or Embrace? Data converters are required whenever you move between the analog and digital domains, and they present both challenges and opportunities. Open Source Hardware Risks There’s still much work to be done to enable an open source hardware ecosystem. Knowledge Centers Entities, people and technologies explored Related Articles 5/3nm Wars Begin New transistors structures are on the horizon with new tools and processes, but there are lots of problems, too. Revving Up For Edge Computing New approaches to managing and processing data emerge, along with standard ways to compare them. Multi-Patterning EUV Vs. High-NA EUV Next-gen litho is important for scaling, but it’s also expensive and potentially risky. Week in Review: IoT, Security, Autos Marvell & NAV Alliance; drone bill; Hyundai’s $35B plan; Intel’s edge play; 7nm certifications. Over $7 Billion Raised In Mega-Rounds By 27 Firms September was spectacular for startups, as 27 tech companies raised $100 million or more, taking in a total of $7.1 billion during the month. Power Complexity On The Rise New architectures, different markets and more variables make it increasingly difficult to design and verify low-power chips. Solving The Memory Bottleneck Moving large amounts of data around a system is no longer the path to success. It is too slow and consumes too much power. It is time to flip the equation. November 2019 Startup Funding Sixteen startups attracted funding rounds of nine figures in November.